1.





2.

- (a) A count down counter.
- (b) A count up counter.

3.

- (a) With the bubbles in C removed (positive-edge).
- (b) With complemented flip-flops connected to C.





(a) With T flip-flops

(b) With D flip-flops

4.

- (a) 10\_0110\_0111 -> 10\_011\_1000 4;
- (b) 11\_1100\_0111 -> 11\_1100\_1000 4;
- (c) 00\_0000\_1111 -> 00\_0001\_0000 5
- The worst case is when all 10 flip-flops are complemented. The maximum delay is  $10 \times 3$ ns = 30 ns. The maximum frequency is  $10^9/30 = 33.3$  MHz.
- 6. The clock generator has a period of 12.5 ns. Use a 2-bit counter to count four pulses. 80/4 = 20 MHz; cycle time =  $1000 \times 10^{-9}/20 = 50$  ns.